Reg. No.:

Name



## **TERM END EXAMINATIONS (TEE) – November 2020**

| Programme    | B. Tech. – Computer Science          | Semester        | Fall 2020-2021   |
|--------------|--------------------------------------|-----------------|------------------|
| Course Name  | Computer Architecture & Organization | Course Code     | CSE2003          |
| Faculty Name | Prof. Anand Motwani                  | Slot / Class No | A11+A12+F13/1024 |
| Time         | 1½ hours                             | Max. Marks      | 50               |

## **Answer ALL the Questions**

Q. No. **Question Description** Marks  $PART - A - (3 \times 10 = 30 \text{ Marks})$ 1 (a) A computer has 32 bit instruction and 12 bit address. If there are 250 two address 10 instructions. Draw instruction format. How may one address instructions can be formed? OR (b) Perform Floating Point operations on decimal nos.: 10 **i.** Add:  $A = 9.999 \times 10^{1}$  and  $B = 1.610 \times 10^{-1}$ . ii. Multiply:  $A = 1.110 \times 10^{10}$  and  $B = 9.200 \times 10^{-5}$ 2 (a) Compare and contrast SRAM and DRAM on basis of its construction, speed, cost, 10 capacity and application. A computer employs RAM chips of 256\*8 and ROM chips of 1024\*8. The computer system needs 2K bytes of RAM, 4K bytes of ROM. How many RAM and ROM chips are needed? OR (b) Compare RAID 4 and RAID 5 architectures on the basis of various parameters. 10 Which is better and why? 3 10 (a) Explain the hazard (with suitable diagram/example) that occurs when the pipeline makes the wrong decision on a branch prediction and therefore brings instructions into the pipeline, and as a result that are being discarded subsequently. (b) Consider an instruction pipeline with four stages (S1, S2, S3 and S4) each with 10 combinational circuit only. The pipeline registers are required between each stage and at the end of the last stage. Delays for the stages and for the pipeline registers

are as given in the figure-



What is the approximate speed up of the pipeline in steady state under ideal conditions when compared to the corresponding non-pipeline implementation? Also find the clock frequency of the processor by assuming the latch delays as zero.

## $Part - B - (2 \times 10 = 20 Marks)$

- Discuss advantages of modes of data transfer over one another. Which mode of data transfer is suitable in following scenarios:
  - **a.** When a small amount of data transfer is involved in the process.
  - **b.** A block of data needing to be written to a disk drive.
  - c. Reading a block from HDD and writing on to specific location in memory.
- A DMA module is transferring characters to main memory from an external device transmitting at 9600 bits per second (bps). The processor can fetch instructions at the rate of 1 million instructions per second. By how much will the processor be slowed down due to the DMA activity?

